Loading...
News Article

Ultra-cleanliness - the route to ideal 2D transistors?

News

Columbia engineers develop clean, damage-free process that creates pristine transistors from 2D material stacks

Researchers at Columbia Engineering report that they have demonstrated a nearly ideal transistor made from a 2D material stack - with only a two-atom-thick semiconducting layer - by developing a completely clean and damage-free fabrication process.

They say their method shows vastly improved performance compared to 2D semiconductors fabricated with a conventional process, and could provide a scalable platform for creating ultra-clean devices in the future. The study was published in Nature Electronics.

"Making devices out of 2D materials is a messy business," says James Teherani, assistant professor of electrical engineering. "Devices vary wildly from run to run and often degrade so fast that you see performance diminish while you're still measuring them."

Having grown tired of the inconsistent results, Teherani's team set out to develop a better way to make stable devices. "So," he explains, "we decided to separate the pristine device from the dirty fabrication processes that lead to variability."

As shown in this new study, Teherani and his colleagues developed a two-step, ultra-clean nanofabrication process that separates the 'messy' steps of fabrication - those that involve 'dirty' metallisation, chemicals, and polymers used to form electrical connections to the device - from the active semiconductor layer. Once they complete the messy fabrication, they could pick up the contacts and transfer them onto the clean active device layer, preserving the integrity of both layers.

"The thinness of these semiconductors is a blessing and a curse," says Teherani. "While the thinness allows them to be transparent and to be picked up and placed wherever you want them, the thinness also means there's nearly zero volume - the device is almost entirely surface. Because of this, any surface dirt or contamination will really degrade a device."

Currently, most devices are not encapsulated with a layer that protects the surface and contacts from contamination during fabrication. Teherani's team showed that their method can now not only protect the semiconductor layer so that they don't see performance degradation over time, but it can also yield high performance devices.

Teherani collaborated with Jim Hone, Wang Fong-Jen Professor of Mechanical Engineering, making use of the fabrication and analysis facilities of the Columbia Nano Initiative and the National Science Foundation-funded Materials Research Science and Engineering Centre at Columbia.

The team made the transferred contacts from metal embedded in insulating hexagonal boron nitride (h-BN) outside a glovebox and then dry-transferred the contact layer onto the 2D semiconductor, which was kept pristine inside a nitrogen glovebox. This process prevents direct-metallisation-induced damage while simultaneously providing encapsulation to protect the device.

The picture above is an enhanced optical microscope image of a Hall-bar structure used to characterise transistor properties for devices made with ultraclean transferred contacts. The long radial lines, made from deposited gold, connect the small contacts at the centre of the device to large probe pads for easy measurements.

Now that the researchers have developed a stable, repeatable process, they are using the platform to make devices that can move out of the lab into real-world engineering problems.

"The development of high performance 2D devices requires advances in the semiconductor materials from which they are made," Teherani adds. "More precise tools like ours will enable us to build more complex structures with potentially greater functionality and better performance."

'Transferred via contacts as a platform for ideal two-dimensional transistors' by Younghun Jung et al; Nature Electronics 2, pages187–194 (2019)

SiC MOSFETs: Understanding the benefits of plasma nitridation
Wolfspeed reports Q2 results
VueReal secures $40.5m to scale MicroSolid printing
Mitsubishi joins Horizon Europe's FLAGCHIP project
Vishay launches new high voltage SiC diodes
UK team leads diamond-FET breakthrough
GaN adoption at tipping point, says Infineon
BluGlass files tuneable GaN laser patents
QD company Quantum Science expands into new facility
Innoscience files lawsuit against Infineon
Riber revenues up 5% to €41.2m
Forvia Hella to use CoolSiC for next generation charging
Photon Design to exhibit QD simulation tool
Ortel transfers CW laser fabrication to Canada
Luminus adds red and blue multi-mode Lasers
PseudolithIC raises $6M for heterogeneous chiplet tech
Mesa sidewall design improves HV DUV LEDs
IQE revenue to exceed expectations
'Game-changing' VCSEL system targets clinical imaging
German start-up secures finance for SiC processing tech
Macom signs preliminaries for CHIPS Act funding
IQE and Quintessent partner on QD lasers for AI
EU funds perovskite tandems for fuel-free space propulsion
EU to invest €3m in GeSi quantum project
Transforming the current density of AlN Schottky barrier diodes
Turbocharging the GaN MOSFET with a HfO₂ gate
Wolfspeed launches Gen 4 SiC MOSFET technology
Report predicts high growth for UK's North East
Element Six unveils Cu-diamond composite
SemiQ launches hi-rel 1700V SiC MOSFETs
Lynred to exhibit Eyesential SWIR sensor for machine vision
Thorlabs buys VCSEL firm Praevium Research
×
Search the news archive

To close this popup you can press escape or click the close icon.
Logo
x
Logo
×
Register - Step 1

You may choose to subscribe to the Compound Semiconductor Magazine, the Compound Semiconductor Newsletter, or both. You may also request additional information if required, before submitting your application.


Please subscribe me to:

 

You chose the industry type of "Other"

Please enter the industry that you work in:
Please enter the industry that you work in: